AS7C4098A-12TCN in Tray by Alliance Memory | Asynchronous SRAM | Future Electronics
text.skipToContent text.skipToNavigation

Manufacturer Part #

AS7C4098A-12TCN

AS7C4098A Series 4-Mbit (256 K x 16) 5 V 12 ns CMOS Static RAM - TSOP 11-44

ECAD Model:
Mfr. Name: Alliance Memory
Standard Pkg:
Product Variant Information section
Date Code: 2346
Product Specification Section
Alliance Memory AS7C4098A-12TCN - Technical Attributes
Attributes Table
Memory Density: 4Mb
Memory Organization: 256 K x 16
Supply Voltage-Nom: 5V
Access Time-Max: 12ns
Temperature Grade: Commercial
Package Style:  TSOP II-44
Mounting Method: Surface Mount
Features & Applications
The AS7C4098A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as 262,144 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired.

Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20 ns with output enable access times (tOE) of 5/6 ns are ideal for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory systems.

When CE is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS standby mode. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O1–I/O16 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2).

To avoid bus contention, external devicesshould drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE). A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chip drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. LB controls the lower bits, I/O1–I/O8, and UB controls the higher bits, I/O9–I/O16. All chip inputs and outputs are TTL- and CMOS-compatible, and operation is for 5.0V (AS7C4098A) supply. The device is available in the JEDEC standard 400-mL, 44-pin SOJ, TSOP 2 packages.

A 4MB 5V Fast Asynchronous Alliance product that has a 256K x16 configuration, with commercial temperature range (0°C to 70°C), and a 44-pin TSOP II package. The part supports 12 nanoseconds speeds and is RoHS compliant.
Read More...
Pricing Section
Global Stock:
254
USA:
254
On Order:
0
Factory Stock:Factory Stock:
0
Factory Lead Time:
8 Weeks
Minimum Order:
135
Multiple Of:
135
Total
$496.80
USD
Quantity
Unit Price
135
$3.68
270
$3.64
405
$3.62
540
$3.61
675+
$3.57
Product Variant Information section