Manufacturer Part #
25LC256-I/SN
25LC256 Series 256 Kbit (32K x 8) 5.5 V SMT SPI Bus Serial EEPROM - SOIC-8
Microchip 25LC256-I/SN - Product Specification
Shipping Information:
ECCN:
PCN Information:
Revision History:February 7, 2022: Issued final notification.April 6, 2022: Re-issuance of PCN to update the affected CPN list. Update the estimated first shipment date on March 30, 2022.Description of Change:Qualification of 3280 die attach material and new lead frame design for selected products available in 8L SOIC package assembled at MMT assembly site.Pre and Post Change Summary: See attachedImpacts to Data Sheet:NoneChange ImpactNoneReason for Change:To improve productivity by qualifying new lead frame design and die attach material.Change Implementation Status:In ProgressEstimated First Ship Date:March 30, 2022 (date code: 2214)Note: Please be advised that after the estimated first ship date customers may receive pre and post change parts.Time Table Summary: See attached
CCB 4993 Final Notice: Qualification of 3280 die attach material and new lead frame design for selected products available in 8L SOIC package assembled at MMT assembly site.PCN Type: Manufacturing ChangeDescription of Change:Qualification of 3280 die attach material and new lead frame design for selected products available in 8L SOIC package assembled at MMT assembly site.Impacts to Data Sheet: NoneChange Impact: NoneReason for Change:To improve productivity by qualifying new lead frame design and die attach material.Change Implementation Status: In ProgressEstimated First Ship Date: February 28, 2022 (date code: 2210)
NOTICE WITHDRAWALPCN Status: Cancellation of Notification.Reason for Change:Microchip has decided to not qualify a new lead frame design for selected products available in 8L SOIC package using 8390A die attach and palladium coated copper with gold flash (CuPdAu) bond wire material assembled at MMT assembly site.Revision History:February 09, 2021: Issued initial notification.February 01, 2022: Issued cancellation notification.
Part Status:
Microchip 25LC256-I/SN - Technical Attributes
Memory Density: | 256kb |
Memory Organization: | 32 K x 8 |
Supply Voltage-Nom: | 2.5V to 5.5V |
Clock Frequency-Max: | 10MHz |
Write Cycle Time-Max (tWC): | 5ms |
Package Style: | SOIC-8 |
Mounting Method: | Surface Mount |
Features & Applications
The 25LC256 (25XX256*) are 256 Kbit Serial Electrically Erasable PROMs. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a Chip Select (CS) input.
Communication to the device can be paused via the hold pin (HOLD). While the device is paused, transitions on its inputs will be ignored, with the exception of Chip Select, allowing the host to service higher priority interrupts. The 25XX256 is available in standard packages including 8-lead PDIP and SOIC, and advanced packaging including 8-lead DFN and 8-lead TSSOP
Features:
- Max. Clock 10 MHz
- Low-Power CMOS Technology:
- Max. Write Current: 5 mA at 5.5 V, 10 MHz
- Read Current: 6 mA at 5.5 V, 10 MHz
- Standby Current: 1 μA at 5.5 V
- 32,768 x 8-bit Organization
- 64-Byte Page
- Self-Timed Erase and Write Cycles (5 ms max.)
- Block Write Protection:
- Protect none, 1/4, 1/2 or all of array
- Built-In Write Protection:
- Power-on/off data protection circuitry
- Write enable latch
- Write-protect pin
- Sequential Read
- High Reliability:
Available Packaging
Package Qty:
100 per Tube
Package Style:
SOIC-8
Mounting Method:
Surface Mount