Manufacturer Part #
ATSAMA5D27C-D1G-CUR
ARM Cortex-A5 SAMA5D2 Microcontroller IC 32-Bit 500MHz 196-TFBGA (11x11)
Microchip ATSAMA5D27C-D1G-CUR - Product Specification
Shipping Information:
ECCN:
PCN Information:
Microchip has released a new Errata for the SAMA5D2 SIP Family Silicon Errata and Data Sheet Clarification of devices.Notification Status: FinalDescription of Change: Updated 1. Silicon Issue Summary Added in 6. Controller Area Network (MCAN): - 6.13. Frame transmitted despite confirmed transmit cancellation for CAN-FD messages with more than 8 data bytes Added in 13. Secure Digital MultiMedia Card Controller (SDMMC): - 13.3. SDMMC I/O calibration does not workImpacts to Data Sheet: NoneChange Implementation Status: CompleteDate Document Changes Effective: 06 Sep 2022
Description of Change:Qualification of a new die size and mold compound for Die # 2 for selected catalog part numbers (CPN) ATSAMA5D28C-D1G-CU, ATSAMA5D27C-D1G-CU, ATSAMA5D28C-D1G-CUR, ATSAMA5D27C-D1G-CUR, ATSAMA5D27C-D5M-CU & ATSAMA5D27C-D5M-CUR available in 289L TFBGA (14x14x1.2mm) and U2 component for selected catalog part number (CPN) ATSAMA5D27-SOM1 available in 176L MODULE (40x38x6.34mm) packages.Reason for Change:To improve manufacturability by qualifying a new die size and new mold compound.
Microchip has released a new Product Documents for the SAMA5D2 System in Package (SiP) Silicon Errata and Data Sheet Clarifications of devicesDescription of Change: 1) Updated 1. Silicon Issue Summary.2) Deleted in 6. Controller Area Network (MCAN):- Message order inversion when transmitting from dedicated Tx Buffers configured with same message ID Reason for Change: To Improve Productivity Date Document Changes Effective: 15 Mar 202
Microchip has released a new Product Documents for the SAMA5D2 System in Package (SiP) Silicon Errata and Data Sheet Clarifications of devices.Notification Status: FinalDescription of Change: Updated 1. Silicon Issue Summary. Added in 6. Controller Area Network (MCAN): - 6.12 Debug message handling state machine not reset to Idle state when CCCR.INIT is set - 6.13 Message order inversion when transmitting from dedicated Tx Buffers configured with same message ID Added in 17. Watchdog Timer (WDT): - 17.1 Restart command of WDT may reset the DDR controllerImpacts to Data Sheet: NoneReason for Change: To Improve ProductivityChange Implementation Status: CompleteDate Document Changes Effective: 13 Sept 2021NOTE: Please be advised that this is a change to the document only the product has not been changed.
Part Status:
Features & Applications
The SAMA5D27 Wireless SOM1 (WLSOM1) is a small, single-sided System-on-Module (SoM) from Microchip which combines a high-performance microprocessor based on the Arm® Cortex®-A5 core with Wi-Fi® and Bluetooth® wireless connectivity.
APPLICATIONS
• IoT devices
• Smart appliances
• Healthcare equipment
• Human-machine interfaces
• Access control panels
• Home automation
• Industrial automation
FEATURES
• 10/100 Ethernet PHY
• USB Device and Host interfaces
• Two CAN interfaces
• 64Mbit serial Quad I/O Flash memory
• 128kbytes of SRAM
• Cache memory:
• 32kbytes in L1, 128kbytes in L2
• Graphics controller
• 18-bit graphic LCD controller
• Camera interface
• 51-channel DMA controller
• Operating-temperature range: -40°C to 85°C
Available Packaging
Package Qty:
1000 per Reel