text.skipToContent text.skipToNavigation

Référence fabricant

MC74HC165ADR2G

MC74HC165A Series 6 V Complementary Surface Mount Register - SOIC-16

Product Specification Section
onsemi MC74HC165ADR2G - Caractéristiques techniques
Attributes Table
Logic Circuit: Register
Family: A/HC/T/U
No of Functions / Channels: 1
Output Characteristics: Complementary
Supply Voltage-Nom: 2V to 6V
Power Dissipation: 500mW
Propagation Delay: 26ns
Operating Temperature: -55°C to +125°C
Capacitance: 10pF
No of Inputs: 9
No of Outputs: Single
High Level Output Current: -5.2mA
Low Level Output Current: 5.2mA
No of Pins: 16
Quiescent Current: 4µA
Moisture Sensitivity Level: 1
Style d'emballage :  SOIC-16
Méthode de montage : Surface Mount
Fonctionnalités et applications
The first CMOS (Complementary Metal–Oxide–Semiconductor)  logic family of integrated circuits was introduced 1968. Initially CMOS logic was slower than LS-TTL; however, because the logic thresholds of CMOS were proportional to the power supply voltage, CMOS devices were well-adapted to battery-operated systems with simple power supplies.

Because of the incompatibility of the CD4000 series of chips with the previous TTL family, a new standard emerged which combined the best of the TTL family with the advantages of the CD4000 family. It was known as the 74HC (High performance silicon gate) family of devices.

With HC/HCT logic and LS-TTL logic competing in the market it became clear that a logic device that combined high speed, with low power dissipation and compatibility with older logic families was needed. A whole range of newer families has emerged that use CMOS technology. Some of the more important family designators of these newer devices includes LV/LVT/ALVT.

The MC74HC165A is identical in pinout to the LS165. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device is an 8-bit shift register with complementary outputs from the last stage. Data may be loaded into the register either in parallel or in serial form. When the Serial Shift/Parallel Load(bar) input is low, the data is loaded asynchronously in parallel. When the Serial Shift/Parallel Load(bar) input is high, the data is loaded serially on the rising edge of either Clock or Clock Inhibit (see the Function Table).

The 2-input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit.

MC74HC165ADR2G is an 8Bit Serial/Par-In/Serial Out Shift Register in SOIC16 Pkg.

Pricing Section
Stock global :
0
États-Unis:
0
Sur commande :
0
Stock d'usine :Stock d'usine :
0
Délai d'usine :
12 Semaines
Commande minimale :
7500
Multiples de :
2500
tariff icon
Des droits de douane peuvent s’appliquer en cas d’expédition vers les États-Unis. Une estimation des droits tarifaires sera dans ce cas calculée au moment du paiement.
Total 
1 230,00 $
USD
Quantité
Prix Internet
2 500
$0.167
5 000
$0.164
10 000
$0.16
12 500
$0.159
37 500+
$0.153