Manufacturer Part #
AS7C1026B-12JCN
AS7C1026B Series 1 Mbit (64 K x 16) 5 V 12 ns CMOS Static RAM - SOJ-44
Alliance Memory AS7C1026B-12JCN - Product Specification
Shipping Information:
ECCN:
PCN Information:
Part Status:
Alliance Memory AS7C1026B-12JCN - Technical Attributes
Memory Density: | 1Mb |
Memory Organization: | 64 K x 16 |
Supply Voltage-Nom: | 4.5V to 5.5V |
Access Time-Max: | 12ns |
Temperature Grade: | Commercial |
Package Style: | SOJ-44 |
Mounting Method: | Surface Mount |
Features & Applications
When CE is high, the device enters standby mode. If inputs are still toggling, the device will consume ISB power. If the bus is static, then full standby power is reached (ISB1). For example, the AS7C1026B is guaranteed not to exceed 55 mW under nominal full standby conditions. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O0 through I/O15 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2).
To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE). A read cycle is accomplished by asserting output enable (OE) and chip enable (CE) with write enable (WE) high. The chip drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive or write enable is active, output drivers stay in high-impedance mode.
The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. LB controls the lower bits, I/O0 through I/O7, and UB controls the higher bits, I/O8 through I/O15. All chip inputs and outputs are TTL-compatible, and operation is from a single 5 V supply. The device is packaged in common industry standard packages.
Available Packaging
Package Qty:
16 per Tube
Package Style:
SOJ-44
Mounting Method:
Surface Mount