Manufacturer Part #
DSPIC33CK1024MP710-I/PT
16-Bit 100MIPs 1MB (1M x 8) FLASH 100-TQFP (12x12)
Microchip DSPIC33CK1024MP710-I/PT - Product Specification
Shipping Information:
ECCN:
PCN Information:
Microchip has released a new Datasheet for the dsPIC33CK1024MP710 Family Data Sheet of devices.Description of Change:This revision incorporates the following updates:� Sections:� Changed Functional Safety Support � ISO 26262/IEC 61508/IEC 60730 title and content.� Added new content to the first paragraph in 5.6.1 Flash Partition Swapping.� Added new paragraph to 12.2 Architecture Overview.� Added new paragraph to 30.6 Brown-out Reset (BOR). � Added note to 30.7 Dual Watchdog Timer (WDT).� Tables:� Updated Table 1. dsPIC33CK1024MP710 Motor Control/Power Supply Families with CAN FD, Table 2. dsPIC33CK1024MP710 MotorControl/Power Supply Families with No CAN FD, Table 5. 80-Pin TQFP, Table 8-3. Remappable Pin Inputs, Table 8-5. Remappable OutputPin Registers, Table 8-6. Output Selection for Remappable Pins (RPn), Table 33-3. Thermal Operating Conditions, Table 33-36. UARTxModule I/O Timing Requirements, Table 33-39. DACx Module Specifications and Table 34-19. DACx Module Specifications.� Registers:� Updated 3.5.29 Y Page Register, 7.7.1 Interrupt Request Flags Register 0, 7.7.14 Interrupt Enable Register 0, 9.11.1 Oscillator ControlRegister, 11.2.1 CAN Control Register Low, 12.6.8 Auxiliary Combinational Trigger Register Low, 12.6.9 Auxiliary Combinational TriggerRegister High, 12.6.10 Auxiliary Combinatorial PWM Logic Control Register y, 12.6.19 Auxiliary PWM Generator xy PCI Register Low,12.6.20 Auxiliary PWM Generator xy PCI Register High, 12.6.22 Auxiliary PWM Generator x Leading-Edge Blanking Register High, 14.4.4DACx Control Low Register, 14.4.8 DAC Slope x Control Low Register, 22.6.1 CCPx Control 1 Low Register and 28.1.1 Deadman TimerControl Register.� Changes all instances of PWM, FSMINPER, PG, MPER, PGxPER, PGxPHASE, PGxCAP, PGxCON, PGxTRIG, PGxSTAT, PGxDCA in the AuxiliaryPWM section to APWM, AFSMINPER, APG, AMPER, APGxPER, APGxPHASE, APGxCAP, APGxCON, APGxTRIG, APGxSTAT, APGxDCA.� Figures:� Updated Figure 11-1. CAN FD Module Block Diagram.Reason for Change: To Improve Productivity.
Part Status:
Microchip DSPIC33CK1024MP710-I/PT - Technical Attributes
Family Name: | dsPIC33CK1024MP710 |
Core Processor: | dsPIC |
Program Memory Type: | Flash |
Flash Size (Bytes): | 1MB |
RAM Size: | 128kB |
No of I/O Lines: | 89 |
InterfaceType / Connectivity: | CANbus/I2C/LINbus/QEI/SmartCard/SPI/UART |
Peripherals: | Brownout Reset/Brown-out Detect/DMA/I2S/Motor Control PWM/POR |
Supply Voltage: | 3V to 3.6V |
Operating Temperature: | -40°C to +85°C |
On-Chip ADC: | 28-chx12-bit |
On-Chip DAC: | 6-chx12-bit |
Package Style: | TQFP-100 |
Mounting Method: | Surface Mount |
Available Packaging
Package Qty:
119 per Tray
Package Style:
TQFP-100
Mounting Method:
Surface Mount