Manufacturer Part #
AGL600V5-CS281I
AGL600 Series 600000 System Gates 215 I/O IGLOO Low Power Flash FPGA -CSP-281
Microchip AGL600V5-CS281I - Product Specification
Shipping Information:
ECCN:
PCN Information:
Description of Change:Release of updated Synplify Pro ME version S-2021.09M-SP2 FPGA synthesis software bundled with Libero SoC v2022.3Reason for Change:Release updated Synplify Pro ME version S-2021.09M-SP2 FPGA synthesis software bundled with Libero SoC v2022.3 to prevent incorrect Verilog mapping of RTL using increment/decrement operations (++ / --) while indexing into an array on the right-hand side (RHS) of an assignment statement, as described in the attached Customer Notice.
Description of Change:Release of updated Synplify Pro ME version S-2021.09M-SP2 synthesis software bundled with Libero SoC v2022.3 as described in the attached customer notification details.Reason for Change:Release updated Synplify Pro ME version S-2021.09M-SP2 synthesis software bundled with Libero SoC v2022.3 to prevent incorrect VHDL expression evaluation during compilation, when performing subtraction with a real constant number operand, and an additional division/multiplication operation that uses a variable. This is to fix a VHDL compiler issue that occurs in specific VHDL expressions.
Revision History:June 25, 2021: Issued initial notification.February 10, 2022: Issued final Notification under eSign# E000089324. Initial PCN was issued with reference Memo # ML062021004D & TRB# WW22. Attached the qualification report. Provided estimated first ship date to be on February 28, 2022.February 15, 2022: Re-issued the Final notification to correct the affected CPN list.Description of Change:Qualification of ASEM as a new assembly site for selected Microsemi products available in 144L, 256L, and 324L LFBGA, 281L and 288L TFBGA packages.Reason for Change:To improve productivity by qualifying ASEM as a new assembly site.
Revision History:June 25, 2021: Issued initial notification.February 10, 2022: Issued final Notification under eSign# E000089324. Initial PCN was issued with reference Memo # ML062021004D & TRB# WW22. Attached the qualification report. Provided estimated first ship date to be on February 28, 2022.Description of Change:Qualification of ASEM as a new assembly site for selected Microsemi products available in 144L, 256L, and 324L LFBGA, 281L and 288L TFBGA packages. Pre and Post Change Summary: See attachedImpacts to Data Sheet:NoneChange ImpactNoneReason for Change:To improve productivity by qualifying ASEM as a new assembly site.Note: Because of capacity constraints that have been observed throughout the industry there may be limited or no inventory available as identified in the pre-change.Change Implementation Status:In ProgressEstimated First Ship Date:February 28, 2022 (date code: 2210)Note: Please be advised that after the estimated first ship date customers may receive pre and post change parts.Time Table Summary: See attached
PCN Status:Initial notification.PCN Type: Manufacturing ChangeDescription of Change:Qualification of ASEM as a new assembly site for selected Microsemi products available in 144L, 256L, and 324L LFBGA, 281L and 288L TFBGA packages.Impacts to Data Sheet:None.Change Impact:NoneReason for Change:To improve productivity by qualifying ASEM as a new assembly site.Note: Because of capacity constraints that have been observed throughout the industry there may be limited or no inventory available as identified in the pre-change.Change Implementation Status:In ProgressEstimated Qualification Completion Date:December 15, 2021
Description of Change:Implement Microchip Part Aging Policy, Recertification and Combination rules, Labels and Packing Changes for selected Microsemi Field Programmable Gate Array (FPGA) and Mixed Signal and ASIC(MSA) products.Pre Change: Using Microsemi�s packing processPost Change:Using Microchip�s packing processPre and Post Change Summary:NOTE: See attached Packing Pre and Post Changes for the changes Impacts to Data Sheet:NoneChange Impact:NoneReason for Change:To improve productivity by standardizing the packing method as part of the integration of Microsemi and Microchip.Change Implementation Status:In ProgressEstimated Implementation Date: February 15, 2021 (date code: 2108)Note: The earliest implementation date is the earliest date that we may implement any combination of the changes listed in this PCN as we will not implement any of the proposed changes prior to this date. After the earliest implementation date these changes may occur to any product over the course of many months depending on inventory levels and business conditions.Time Table Summary: see attachedRevision History:January 18, 2021: Issued final notification. Provided estimated first ship date to be on February 15, 2021.The change described in this PCN does not alter Microchip�s current regulatory compliance regarding the material content of the applicable products.
Description of Change: Implement Microchip Top marking changes for selected Microsemi Field-Programmable Gate Arrays (FPGAs) products available in various packages.Pre Change: Microsemi top marking format and traceability codePost Change: Microchip top marking format and traceability codePre and Post Change Summary: see attachedImpacts to Data Sheet: Where applicableChange Impact: NoneReason for Change:To improve manufacturability and traceability by standardizing marking format for selected Microsemi products as part of the integration of Microchip and Microsemi.Change Implementation Status: In ProgressEarliest Implementation Date: March 1, 2021 (Date code: 2110)Note: The earliest implementation date is the earliest date that we may implement any combination of the changes listed in this PCN as we will not implement any of the proposed changes prior to this date. After the earliest implementation date these changes may occur to any product over the course of many months depending on inventory levels and businessconditions.Time Table Summary:
Part Status:
Microchip AGL600V5-CS281I - Technical Attributes
System Gates: | 600000 |
No of I/O Lines: | 215 |
Operating Frequency-Max: | 250MHz |
RAM Size (Bits): | 110592b |
Supply Voltage: | 1.425V to 1.575V |
Operating Temp Range: | -40°C to +85°C |
Storage Temperature Range: | -65°C to +150°C |
Interface Type: | Jtag |
Input Type: | Logic |
Temperature Grade: | Industrial |
Moisture Sensitivity Level: | 3 |
Package Style: | CSP-281 |
Mounting Method: | Surface Mount |
Available Packaging
Package Qty:
1 per Tray
Package Style:
CSP-281
Mounting Method:
Surface Mount